

### Module II (10 Hours)

Sequential circuit - Clocking, Flip flops - SR – JK- D -T flip flops, Counters - Synchronous and asynchronous counters - UP/DOWN counters, Registers - Serial in serial out - Serial in parallel out - Parallel in serial out - Parallel in parallel out registers



A **latch** is a temporary storage device that has two stable states (bistable). It is a **basic form of memory**.

The S-R (Set-Reset) latch is the most basic type. It can be constructed from NOR gates or NAND gates. With NOR gates, the latch responds to active-HIGH inputs; with NAND gates, it responds to active-LOW inputs.



NOR Active-HIGH Latch



The active-HIGH *S-R* latch is in a stable (latched) condition when both inputs are LOW.

Assume the latch is initially RESET (Q = 0) and the inputs are at their inactive level (0). To SET the latch (Q = 1), a momentary HIGH signal is applied to the S input while the R remains LOW.

To RESET the latch (Q = 0), a momentary HIGH signal is applied to the R input while the S remains LOW.





The active-LOW *S-R* latch is in a stable (latched) condition when both inputs are HIGH.

Assume the latch is initially RESET (Q = 0) and the inputs are at their inactive level (1). To SET the latch (Q = 1), a momentary LOW signal is applied to the  $\overline{S}$  input while the  $\overline{R}$  remains HIGH.

To RESET the latch a momentary LOW is applied to the  $\overline{R}$  input while  $\overline{S}$  is HIGH.

Never apply an active set and reset at the same time (invalid).



### S-R Latch

Characteristics table for active-high input S-R latch:

| S | R | Q  | Q' |                                             |
|---|---|----|----|---------------------------------------------|
| 0 | 0 | NC | NC | No change. Latch remained in present state. |
| 1 | 0 | 1  | 0  | Latch SET.                                  |
| 0 | 1 | 0  | 1  | Latch RESET.                                |
| 1 | 1 | 0  | 0  | Invalid condition.                          |



Characteristics table for active-low input S'-R' latch:

| S' | R' | Q  | Q' |                                             |
|----|----|----|----|---------------------------------------------|
| 1  | 1  | NC | NC | No change. Latch remained in present state. |
| 0  | 1  | 1  | 0  | Latch SET.                                  |
| 1  | 0  | 0  | 1  | Latch RESET.                                |
| 0  | 0  | 1  | 1  | Invalid condition.                          |





A gated latch is a variation on the basic latch.

The gated latch has an additional input, called enable (*EN*) that must be HIGH in order for the latch to respond to the *S* and *R* inputs.



Show the *Q* output with relation to the input signals. Assume *Q* starts LOW.



**Solution** 

Keep in mind that *S* and *R* are only active when *EN* is HIGH.





The *D* latch is an variation of the *S-R* latch but combines the *S* and *R* inputs into a single *D* input as shown:



A simple rule for the *D* latch is:

Q follows D when the Enable is active.



The truth table for the *D* latch summarizes its operation. If *EN* is LOW, then there is no change in the output and it is latched.

| In | Inputs |       | outs             |           |
|----|--------|-------|------------------|-----------|
| D  | EN     | Q     | Q                | Comments  |
| 0  | 1      | 0     | 1                | RESET     |
| 1  | 1      | 1     | 0                | SET       |
| Χ  | 0      | $Q_0$ | $\overline{Q}_0$ | No change |
|    |        |       |                  |           |

| С | D | Q         |
|---|---|-----------|
| 0 | X | No change |
| 1 | 0 | 0         |
| 1 | 1 | 1         |





Notice that the Enable is not active during these times, so the output is latched.



### Flip-flops

A flip-flop differs from a latch in the manner it changes states. A flip-flop is a clocked device, in which only the clock edge determines when a new bit is entered.

The active edge can be positive or negative.



### FF vs. Latch

- Latches and flip-flops (FFs) are the basic building blocks of sequential circuits.
  - latch: bistable memory device with level sensitive triggering (no clock), watches all of its inputs continuously and changes its outputs, independent of a clocking signal.
  - flip-flop: bistable memory device with edge-triggering (with clock), samples its inputs, and changes its output only at times determined by a clocking signal.



### Flip-flops

The truth table for a positive-edge triggered D flip-flop shows an up arrow to remind you that it is sensitive to its D input only on the rising edge of the clock; otherwise it is latched. The truth table for a negative-edge triggered D flip-flop is identical except for the direction of the arrow.

| lr | Inputs |   | puts |          |
|----|--------|---|------|----------|
| D  | CLK    | Q | Q    | Comments |
| 1  | 1      | 1 | 0    | SET      |
| 0  | 1      | 0 | 1    | RESET    |

(a) Positive-edge triggered

| ln | Inputs   |   | puts |          |
|----|----------|---|------|----------|
| D  | CLK      | Q | Q    | Comments |
| 1  | ţ        | 1 | 0    | SET      |
| 0  | <b>+</b> | 0 | 1    | RESET    |

(b) Negative-edge triggered





### Flip-flops

The J-K flip-flop is more versatile than the D flip flop. In addition to the clock input, it has two inputs, labeled J and K. When both J and K = 1, the output changes states (toggles) on the active clock edge (in this case, the rising edge).

|   | Inputs |          |                                          | outs                                     |           |
|---|--------|----------|------------------------------------------|------------------------------------------|-----------|
| J | K      | CLK      | Q                                        | Q                                        | Comments  |
| 0 | 0      | †        | $Q_{\!\scriptscriptstyle 0}$             | $\overline{Q}_{\!\scriptscriptstyle{0}}$ | No change |
| 0 | 1      | <b>†</b> | 0                                        | 1                                        | RESET     |
| 1 | 0      | <b>†</b> | 1                                        | 0                                        | SET       |
| 1 | 1      | †        | $\overline{Q}_{\!\scriptscriptstyle{0}}$ | $Q_0$                                    | Toggle    |

### JK Flip-Flop



(a) Logic diagram



(b) Graphical symbol

| Q | JK  | Q(t+1) |
|---|-----|--------|
| 0 | 0 0 | 0      |
| 0 | 0 1 | 0      |
| 0 | 1 0 | 1      |
| 0 | 1 1 | 1      |
| 1 | 0 0 | 1      |
| 1 | 0 1 | 0      |
| 1 | 1 0 | 1      |
| 1 | 1 1 | 0      |

 C
 J
 K
 Q<sub>next</sub>

 0
 x
 x
 No change

 1
 0
 0
 No change

 1
 0
 1
 0 (reset)

 1
 1
 0
 1 (set)

 1
 1
 1
 Q'current

(c) Transition table

Clocked JK flip-flop



### Flip-flops

## **Example**

Determine the Q output for the J-K flip-flop, given the inputs shown.



Notice that the outputs change on the leading edge of the clock.

# **Solution**

Q



## T Flip-Flop



(a) Logic diagram



(b) Graphical symbol

| QT  | Q(t+1) |
|-----|--------|
| 0 0 | 0      |
| 0 1 | 1      |
| 1 0 | 1      |
| 1 1 | 0      |

(c) Transition table

Clocked T flip-flop



| С | Т | Q <sub>next</sub> |
|---|---|-------------------|
| 0 | X | No change         |
| 1 | 0 | No change         |
| 1 | 1 | $Q'_{current}$    |



### Flip-flops

A D-flip-flop does not have a toggle mode like the J-K flip-flop, but you can hardwire a toggle mode by connecting  $\overline{Q}$  back to D as shown. This is useful in some counters.

For example, if *Q* is LOW, *Q* is HIGH and the flip-flop will toggle on the next clock edge. Because the flip-flop only changes on the active edge, the output will only change once for each clock pulse.



D flip-flop hardwired for a toggle mode



### Flip-flops

Synchronous inputs are transferred in the triggering edge of the clock (for example the *D* or *J-K* inputs). Most flip-flops have other inputs that are *asynchronous*, meaning they affect the output independent of the clock.

Two such inputs are normally labeled preset (*PRE*) and clear (*CLR*). These inputs are usually active LOW. A J-K flip flop with active LOW preset and CLR is shown.





#### PRE

CLK

Q

### Flip-flops

# **Example**

Determine the Q output for the J-K flip-flop, given the inputs shown.





Q



**Propagation delay time** is specified for the rising and falling outputs. It is measured between the 50% level of the clock to the 50% level of the output transition.





Another **propagation delay time** specification is the time required for an *asynchronous* input to cause a change in the output. Again it is measured from the 50% levels.





**Set-up time** and **hold time** are times required before and after the clock transition that data must be present to be reliably clocked into the flip-flop.

**Setup time** is the minimum time for the data to be present *before* the clock.



**Hold time** is the minimum time for the data to *remain* after the clock.





Other specifications include maximum clock frequency, minimum pulse widths for various inputs, and power dissipation. The power dissipation is the product of the supply voltage and the average current required.

A useful comparison between logic families is the **speed-power product** which uses two of the specifications discussed: the average propagation delay and the average power dissipation. The unit is energy.



### Flip-flop Applications

Principal flip-flop applications are for temporary data storage, as frequency dividers, and in counters

Typically, for **data storage** applications, a group of flip-flops are connected to parallel data lines and clocked together. Data is stored until the next clock pulse.





### Flip-flop Applications

For frequency division, it is simple to use a flip-flop in the toggle mode or to chain a series of toggle flip flops to continue to divide by two. **HIGH** HIGH

One flip-flop will divide  $f_{in}$ by 2, two flip-flops will divide  $f_{in}$  by 4 (and so on).



Waveforms:



# T Flip-flop

Application: Frequency division.



Divide clock frequency by 2.



Divide clock frequency by 4.

Application: Counter

# Selected Key Terms

**Latch** A bistable digital circuit used for storing a bit.

**Bistable** Having two stable states. Latches and flip-flops are bistable multivibrators.

**Clock** A triggering input of a flip-flop.

**D** flip-flop A type of bistable multivibrator in which the output assumes the state of the D input on the triggering edge of a clock pulse.

**J-K flip-flop** A type of flip-flop that can operate in the SET, RESET, no-change, and toggle modes.

# Selected Key Terms

**Propagation** The interval of time required after an input signal has been applied for the resulting output signal to change.

**Set-up time** The time interval required for the input levels to be on a digital circuit.

Hold time The time interval required for the input levels to remain steady to a flip-flop after the triggering edge in order to reliably activate the device.



### Module II (10 Hours)

Sequential circuit - Clocking, Flip flops - SR – JK- D -T flip flops, Counters - Synchronous and asynchronous counters - UP/DOWN counters, Registers - Serial in serial out - Serial in parallel out - Parallel in serial out - Parallel in parallel out registers

### Counting in Binary

As you know, the binary count sequence follows a familiar pattern of 0's and 1's

000

LSB changes on every number.

The next bit changes on every 2 ND number.

The next bit changes on every fourth number.

### Counting in Binary

A counter can form the same pattern of 0's and 1's with logic levels. The first stage in the counter represents the least significant bit – notice that these waveforms follow the same pattern as counting in binary.



### **Introduction: Counters**

- Counters are circuits that cycle through a specified number of states.
- Two types of counters:
  - synchronous (parallel) counters
  - asynchronous (ripple) counters
- Ripple counters allow some flip-flop outputs to be used as a source of clock for other flip-flops.(do not have common clock pulse).
- Synchronous counters apply the same clock to all flip-flops.

### **Asynchronous (Ripple) Counters**

- Asynchronous counters: the flip-flops do not change states at exactly the same time as they do not have a common clock pulse.
- Also known as ripple counters, as the input clock pulse "ripples" through the counter – cumulative delay is a drawback.
- n flip-flops  $\rightarrow$  a MOD (modulus)  $2^n$  counter.
- Output of the last flip-flop (MSB) divides the input clock frequency by the MOD number of the counter, hence a counter is also a *frequency divider*.

### **Asynchronous (Ripple) Counters**

- Example: 2-bit ripple(asynchronous) binary counter
- Clock is connected to the clock input of only the first flipflop.
- Output of one flip-flop is connected to the clock input of the next more-significant flip-flop.





Timing diagram  $00 \rightarrow 01 \rightarrow 10 \rightarrow 11 \rightarrow 00 \dots$ 

### **Asynchronous (Ripple) Counters**

Example: 3-bit ripple binary counter



### Three bit Asynchronous Counter

In an asynchronous counter, the clock is applied only to the first stage. Subsequent stages derive the clock from the previous stage.

The three-bit asynchronous counter shown is typical. It uses J-K flip-flops in the toggle mode.



## **Asynchronous (Ripple) Counters**

Example: 4-bit ripple binary counter (negative-edge triggered).



### **Asynchronous (Ripple) Counters**

- Propagation delays in an asynchronous (ripple-clocked) binary counter.
- If the accumulated delay is greater than the clock pulse, some counter states may be misrepresented!



- States may be skipped resulting in a truncated sequence.
- Technique: force counter to recycle before going through all of the states in the binary sequence.
- Example: Given the following circuit, determine the counting sequence (and hence the modulus no.)



Example (cont'd):





#### MOD-6 counter

produced by clearing (a MOD-8 binary counter) when count of six (110) occurs.

Example (cont'd): Counting sequence of circuit (in CBA order).





- Decade counters (or BCD counters) are counters with 10 states (modulus-10) in their sequence. They are commonly used in daily life (e.g.: utility meters, odometers, etc.).
- Design an asynchronous decade counter.



### Asynchronous Decade Counter

This counter uses partial decoding to recycle the count sequence to zero after the 1001 state. The flip-flops are trailing-edge triggered, so clocks are derived from the *Q* outputs. Other truncated sequences can be obtained using a similar technique.



Asynchronous decade/BCD counter (cont'd).



### **Asynchronous Down Counters**

- So far we are dealing with up counters. Down counters, on the other hand, count downward from a maximum value to zero, and repeat.
- Example: A 3-bit binary (MOD-2³) down counter.



### **Asynchronous Down Counters**

Example: A 3-bit binary (MOD-8) down counter.



- Synchronous (parallel) counters: the flip-flops are clocked at the same time by a common clock pulse.
- We can design these counters using the sequential logic design process.
- Example: 2-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J,K inputs).



| Present state |       |         | ext<br>ate | Flip-flop<br>inputs |        |  |
|---------------|-------|---------|------------|---------------------|--------|--|
| $A_1$         | $A_0$ | $A_1^+$ | $A_0^+$    | TA <sub>1</sub>     | $TA_0$ |  |
| 0             | 0     | 0       | 1          | 0                   | 1      |  |
| 0             | 1     | 1       | 0          | 1                   | 1      |  |
| 1             | 0     | 1       | 1          | 0                   | 1      |  |
| 1             | 1     | 0       | 0          | 1                   | 1      |  |

Example: 2-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J,K inputs).

|                       | sent<br>ate | Next<br>state   |         | -               | Flip-flop inputs |  |
|-----------------------|-------------|-----------------|---------|-----------------|------------------|--|
| <b>A</b> <sub>1</sub> | $A_0$       | $A_1^{\dagger}$ | $A_0^+$ | TA <sub>1</sub> | $TA_0$           |  |
| 0                     | 0           | 0               | 1       | 0               | 1                |  |
| 0                     | 1           | 1               | 0       | 1               | 1                |  |
| 1                     | 0           | 1               | 1       | 0               | 1                |  |
| 1                     | 1           | 0               | 0       | 1               | 1                |  |

$$IA_0 = 1$$



### Synchronous Counters

In a **synchronous counter** all flip-flops are clocked together with a common clock pulse. Synchronous counters overcome the disadvantage of accumulated propagation delays, but generally they require more circuitry to control states changes.

Example: 3-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J, K inputs).

| Present state |                    |       | Next<br>state |                 |         | Flip-flop<br>inputs |                        |        |  |
|---------------|--------------------|-------|---------------|-----------------|---------|---------------------|------------------------|--------|--|
| $A_2$         | $\boldsymbol{A}_1$ | $A_0$ | $A_2^+$       | $A_1^{\dagger}$ | $A_0^+$ | TA <sub>2</sub>     | <i>TA</i> <sub>1</sub> | $TA_0$ |  |
| 0             | 0                  | 0     | 0             | 0               | 1       | 0                   | 0                      | 1      |  |
| 0             | 0                  | 1     | 0             | 1               | 0       | 0                   | 1                      | 1      |  |
| 0             | 1                  | 0     | 0             | 1               | 1       | 0                   | 0                      | 1      |  |
| 0             | 1                  | 1     | 1             | 0               | 0       | 1                   | 1                      | 1      |  |
| 1             | 0                  | 0     | 1             | 0               | 1       | 0                   | 0                      | 1      |  |
| 1             | 0                  | 1     | 1             | 1               | 0       | 0                   | 1                      | 1      |  |
| 1             | 1                  | 0     | 1             | 1               | 1       | 0                   | 0                      | 1      |  |
| 1             | 1                  | 1     | 0             | 0               | 0       | 1                   | 1                      | 1      |  |

Example: 3-bit synchronous binary counter (cont'd).

$$TA_2 = A_1.A_0$$
  $TA_1 = A_0$   $TA_0 = 1$ 



Example: 4-bit synchronous binary counter

$$TA_3 = A_2 \cdot A_1 \cdot A_0$$
  
 $TA_2 = A_1 \cdot A_0$   
 $TA_1 = A_0$   
 $TA_0 = 1$ 





| ,              | A 4-bit syn | chronous bina | ry counter ai | nd timing dia |
|----------------|-------------|---------------|---------------|---------------|
|                | $Q_0Q_1$    | $Q_0Q_1Q_2$   | $Q_0Q_1$      | $Q_0Q_1Q_2$   |
|                | <b>↓</b>    | ļ.            | <b>↓</b>      | <b>↓</b>      |
| CLK            | نشن         | ݽݽݕ           | أحأحأحا       | أبأبأ         |
| $Q_0$          |             |               |               |               |
| Q <sub>1</sub> |             |               |               |               |
| Q <sub>2</sub> |             |               |               |               |
| $Q_3$          |             |               |               |               |

| CLK<br>PLUSE | Q3 | Q2 | Q1 | Q0 |
|--------------|----|----|----|----|
| 0            | 0  | 0  | 0  | 0  |
| 1            | 0  | 0  | 0  | 1  |
| 2            | 0  | 0  | 1  | 0  |
| 3            | 0  | 0  | 1  | 1  |
| 4            | 0  | 1  | 0  | 0  |
| 5            | 0  | 1  | 0  | 1  |
| 6            | 0  | 1  | 1  | 0  |
| 7            | 0  | 1  | 1  | 1  |
| 8            | 1  | 0  | 0  | 0  |
| 9            | 1  | 0  | 0  | 1  |
| 10           | 1  | 0  | 1  | 0  |
| 11           | 1  | 0  | 1  | 1  |
| 12           | 1  | 1  | 0  | 0  |
| 13           | 1  | 1  | 0  | 1  |
| 14           | 1  | 1  | 1  | 0  |
| 15           | 1  | 1  | 1  | 1  |
| 16<br>REPEAT | 0  | 0  | 0  | 0  |
|              |    |    |    |    |

Example: Synchronous decade/BCD counter

| Clock pulse  | $Q_3$ | $Q_2$ | $Q_1$ | $Q_0$ |
|--------------|-------|-------|-------|-------|
| Initially    | 0     | 0     | 0     | 0     |
| 1            | 0     | 0     | 0     | 1     |
| 2            | 0     | 0     | 1     | 0     |
| 3            | 0     | 0     | 1     | 1     |
| 4            | 0     | 1     | 0     | 0     |
| 5            | 0     | 1     | 0     | 1     |
| 6            | 0     | 1     | 1     | 0     |
| 7            | 0     | 1     | 1     | 1     |
| 8            | 1     | 0     | 0     | 0     |
| 9            | 1     | 0     | 0     | 1     |
| 10 (recycle) | 0     | 0     | 0     | 0     |

$$T_0 = 1$$
  
 $T_1 = Q_3'.Q_0$   
 $T_2 = Q_1.Q_0$   
 $T_3 = Q_2.Q_1.Q_0 + Q_3.Q_0$ 

Example: Synchronous decade/BCD counter (cont'd).

$$T_0 = 1$$
  
 $T_1 = Q_3'.Q_0$   
 $T_2 = Q_1.Q_0$   
 $T_3 = Q_2.Q_1.Q_0 + Q_3.Q_0$ 



### **Up/Down Synchronous Counters**

- Up/down synchronous counter: a bidirectional counter that is capable of counting either up or down.
- An input (control) line *Up|Down* (or simply *Up*) specifies the direction of counting.
  - ❖  $Up/Down = 1 \rightarrow Count upward$
  - ❖  $Up|Down = 0 \rightarrow Count downward$

### **Up/Down Synchronous Counters**

Example: A 3-bit up/down synchronous binary counter

| Clock pulse | Up         | $Q_2$ | $Q_1$ | $Q_0$ | Down     |
|-------------|------------|-------|-------|-------|----------|
| 0           | <b></b>    | 0     | 0     | 0     | ▼, □     |
| 1           |            | 0     | 0     | 1     | ≼        |
| 2           |            | 0     | 1     | 0     | <b>√</b> |
| 3           | \ <u>\</u> | 0     | 1     | 1     | <b>√</b> |
| 4           |            | 1     | 0     | 0     | <b>√</b> |
| 5           |            | 1     | 0     | 1     | <b>—</b> |
| 6           |            | 1     | 1     | 0     | _        |
| 7           |            | 1     | 1     | 1     | 7        |

$$TQ_0 = 1$$
  
 $TQ_1 = (Q_0.Up) + (Q_0'.Up')$   
 $TQ_2 = (Q_0.Q_1.Up) + (Q_0'.Q_1'.Up')$ 

Up counter Down counter 
$$TQ_0 = 1$$
  $TQ_0 = 1$   $TQ_1 = Q_0$   $TQ_1 = Q_0$ ,  $TQ_2 = Q_0$ ,  $Q_1$   $TQ_2 = Q_0$ ,  $Q_1$ 

### **Up/Down Synchronous Counters**

Example: A 3-bit up/down synchronous binary counter (cont'd)

$$TQ_0 = 1$$
  
 $TQ_1 = (Q_0.Up) + (Q_0'.Up')$   
 $TQ_2 = (Q_0.Q_1.Up) + (Q_0'.Q_1'.Up')$ 



 Example: A 3-bit Gray code counter (using JK flip-flops)

1. State diagram:



#### 2. Next state table:

| Pres  | sent S | tate  | Ne             | Next State |       |  |  |
|-------|--------|-------|----------------|------------|-------|--|--|
| $Q_2$ | $Q_1$  | $Q_0$ | Q <sub>2</sub> | $Q_1$      | $Q_0$ |  |  |
| 0     | 0      | 0     | 0              | 0          | 1     |  |  |
| 0     | 0      | 1     | 0              | 1          | 1     |  |  |
| 0     | 1      | 1     | 0              | 1          | 0     |  |  |
| 0     | 1      | 0     | 1              | 1          | 0     |  |  |
| 1     | 1      | 0     | 1              | 1          | 1     |  |  |
| 1     | 1      | 1     | 1              | 0          | 1     |  |  |
| 1     | 0      | 1     | 1              | 0          | 0     |  |  |
| 1     | 0      | 0     | 0              | 0          | 0     |  |  |

 Example: A 3-bit Gray code counter (using JK flip-flops)

3. FLIP-FLOP TRANSITION TABLE

| Output Transitions $Q_N \qquad Q_{N+1}$                                                                                   | Flip-Flop<br>Inputs<br>J K |
|---------------------------------------------------------------------------------------------------------------------------|----------------------------|
| $ \begin{array}{c} 0 \longrightarrow 0 \\ 0 \longrightarrow 1 \\ 1 \longrightarrow 0 \\ 1 \longrightarrow 1 \end{array} $ | 0 X<br>1 X<br>X 1<br>X 0   |

Example: A 3-bit Gray code counter (using JK flip-flops)

| Output Transitions $Q_N = Q_{N+1}$                                                                                                          | Flip-Flop<br>Inputs<br>J K |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--|
| $ \begin{array}{ccc} 0 & \longrightarrow & 0 \\ 0 & \longrightarrow & 1 \\ 1 & \longrightarrow & 0 \\ 1 & \longrightarrow & 1 \end{array} $ | 0 X<br>1 X<br>X 1<br>X 0   |  |  |  |  |



| 0 |  |
|---|--|
| 1 |  |
| 3 |  |
| 2 |  |
| 6 |  |
| 7 |  |
| 5 |  |
| 4 |  |

|       | rese<br>state |       | Next<br>state           |                         |         | Flip-flop<br>inputs |        |        |        |        |        |
|-------|---------------|-------|-------------------------|-------------------------|---------|---------------------|--------|--------|--------|--------|--------|
| $Q_2$ | $Q_1$         | $Q_0$ | <b>Q</b> <sub>2</sub> + | <b>Q</b> <sub>1</sub> + | $Q_0^+$ | JQ <sub>2</sub>     | $KQ_2$ | $JQ_1$ | $KQ_1$ | $JQ_0$ | $KQ_0$ |
| 0     | 0             | 0     | 0                       | 0                       | 1       | 0                   | X      | 0      | Χ      | 1      | X      |
| 0     | 0             | 1     | 0                       | 1                       | 1       | 0                   | X      | 1      | X      | X      | 0      |
| 0     | 1             | 1     | 0                       | 1                       | 0       | 0                   | X      | X      | 0      | X      | 1      |
| 0     | 1             | 0     | 1                       | 1                       | 0       | 1                   | X      | X      | 0      | 0      | X      |
| 1     | 1             | 0     | 1                       | 1                       | 1       | X                   | 0      | X      | 0      | 1      | X      |
| 1     | 1             | 1     | 1                       | 0                       | 1       | X                   | 0      | X      | 1      | X      | 0      |
| 1     | 0             | 1     | 1                       | 0                       | 0       | X                   | 0      | 0      | X      | X      | 1      |
| 1     | 0             | 0     | 0                       | 0                       | 0       | X                   | 1      | 0      | X      | 0      | X      |

 Example: A 3-bit Gray code counter (using JK flip-flops)

#### **4.**KARNAUGH MAPS

Each time a flip-flop is clocked, the *J* and *K* inputs required for that transition are mapped onto a K-map.

An example of the  $J_0$  map is:



3-bit Gray code counter: flip-flop inputs.

#### 4. KARNAUGH MAPS









|   |                 |     | _               |     |                 |     |
|---|-----------------|-----|-----------------|-----|-----------------|-----|
|   | JQ <sub>2</sub> | KQ₂ | JQ <sub>1</sub> | KQ₁ | JQ <sub>0</sub> | KQ₀ |
| 0 | 0               | Х   | 0               | Х   | 1               | Х   |
| 1 | 0               | X   | 1               | X   | X               | 0   |
| 3 | 0               | X   | X               | 0   | X               | 1   |
| 2 | 1               | X   | X               | 0   | 0               | X   |
| 6 | X               | 0   | X               | 0   | 1               | X   |
| 7 | X               | 0   | X               | 1   | X               | 0   |
| 5 | X               | 0   | 0               | X   | X               | 1   |
| 4 | X               | 1   | 0               | X   | 0               | X   |
|   |                 |     |                 |     |                 |     |





$$KQ_0 = Q_2 \cdot Q_1' + Q_2' \cdot Q_1$$
  
=  $Q_2 \oplus Q_1$ 

3-bit Gray code counter: logic diagram.

### 5. Logic Expressions for Flip-Flop Inputs

$$JQ_2 = Q_1.Q_0'$$
  $JQ_1 = Q_2'.Q_0$   $JQ_0 = (Q_2 \oplus Q_1)'$   $KQ_2 = Q_1'.Q_0'$   $KQ_1 = Q_2.Q_0$   $KQ_0 = Q_2 \oplus Q_1$ 

### 6. Counter Implementation



# Synchronous Binary Counter Table 4-10

TABLE 4-10 Flip-Flop Excitation Tables

(a) IK Flip Flop

### J-K Flip Flop Design of a 4-bit Binary Up Counter

| Q(t) | Q(t+1) | J | K |
|------|--------|---|---|
|      | ,      |   |   |
| 0    | 0      | 0 | X |
| 0    | 1      | 1 | X |
| 1    | 0      | X | 1 |
| 1    | 1      | X | 0 |

| Present<br>state |                |                | Next<br>state  |                |                | Flip-flop inputs |                |             |                 | 1                 | 0               |                 |                 |                 |     |
|------------------|----------------|----------------|----------------|----------------|----------------|------------------|----------------|-------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----|
| $\mathbf{Q}_3$   | $\mathbf{Q}_2$ | Q <sub>1</sub> | $\mathbf{Q}_0$ | $\mathbf{Q}_3$ | $\mathbf{Q}_2$ | Q₁               | $\mathbf{Q}_0$ | <b>J</b> Q3 | K <sub>Q3</sub> | $J_{\mathrm{Q}2}$ | K <sub>Q2</sub> | J <sub>Q1</sub> | K <sub>Q1</sub> | J <sub>Q0</sub> | KQO |
| 0                | 0              | 0              | 0              | 0              | 0              | 0                | 1              | 0           | ×               | 0                 | ×               | 0               | ×               | 1               | ×   |
| 0                | 0              | 0              | 1              | 0              | 0              | 1                | 0              | 0           | ×               | 0                 | ×               | 1               | ×               | ×               | 1   |
| 0                | 0              | 1              | 0              | 0              | 0              | 1                | 1              | 0           | ×               | 0                 | ×               | X               | 0               | 1               | ×   |
| 0                | 0              | 1              | 1              | 0              | 1              | 0                | 0              | 0           | ×               | 1                 | ×               | X               | 1               | х               | 1   |
| 0                | 1              | 0              | 0              | 0              | 1              | 0                | 1              | 0           | ×               | ×                 | 0               | 0               | ×               | 1               | ×   |
| 0                | 1              | 0              | 1              | 0              | 1              | 1                | 0              | 0           | ×               | X                 | 0               | 1               | ×               | ×               | 1   |
| 0                | 1              | 1              | 0              | 0              | 1              | 1                | 1              | 0           | ×               | ×                 | 0               | ×               | 0               | 1               | ×   |
| 0                | 1              | 1              | 1              | 1              | 0              | 0                | 0              | 1           | ×               | ×                 | 1               | ×               | 1               | ×               | 1   |
| 1                | 0              | 0              | 0              | 1              | 0              | 0                | 1              | ×           | 0               | 0                 | ×               | 0               | ×               | 1               | ×   |
| 1                | 0              | 0              | 1              | 1              | 0              | 1                | 0              | ×           | 0               | 0                 | ×               | 1               | ×               | X               | 1   |
| 1                | 0              | 1              | 0              | 1              | 0              | 1                | 1              | ×           | 0               | 0                 | ×               | X               | 0               | 1               | ×   |
| 1                | 0              | 1              | 1              | 1              | 1              | 0                | 0              | ×           | 0               | 1                 | ×               | ×               | 1               | X               | 1   |
| 1                | 1              | 0              | 0              | 1              | 1              | 0                | 1              | ×           | 0               | ×                 | 0               | 0               | ×               | 1               | ×   |
| l                | 1              | 0              | 1              | 1              | 1              | 1                | 0              | ×           | 0               | ×                 | 0               | 1               | ×               | ×               | 1   |
| 1                | 1              | 1              | 0              | 1              | 1              | 1                | 1              | ×           | 0               | ×                 | 0               | ×               | 0               | 1               | ×   |
| 1                | 1              | 1              | 1              | 0              | 0              | 0                | 0              | ×           | 1               | X                 | 1               | X               | 1               | X               | 1   |

J-K Flip Flop Design of a Binary Up Counter (cont.)

|       |                | esent<br>state |                |                | Next<br>state  |                |                |                 |                            |
|-------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|----------------------------|
| $Q_3$ | $\mathbf{Q}_2$ | $\mathbf{Q}_1$ | $\mathbf{Q}_0$ | $\mathbf{Q}_3$ | $\mathbf{Q}_2$ | Q <sub>1</sub> | $\mathbf{Q}_0$ | J <sub>Q3</sub> | $\mathbf{K}_{\mathrm{Q3}}$ |
| 0     | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0               | ×                          |
| 0     | 0              | 0              | 1              | 0              | 0              | 1              | 0              | 0               | X                          |
| 0     | 0              | 1              | 0              | 0              | 0              | 1              | 1              | 0               | X                          |
| 0     | 0              | 1              | 1              | 0              | 1              | 0              | 0              | 0               | X                          |
| 0     | 1              | 0              | 0              | 0              | 1              | 0              | 1              | 0               | X                          |
| 0     | 1              | 0              | 1              | 0              | 1              | 1              | 0              | 0               | X                          |
| 0     | 1              | 1              | 0              | 0              | 1              | 1              | 1              | 0               | X                          |
| 0     | 1              | 1              | 1              | 1              | 0              | 0              | 0              | 1               | X                          |
| 1     | 0              | 0              | 0              | 1              | 0              | 0              | 1              | ×               | 0                          |
| 1     | 0              | 0              | 1              | 1              | 0              | 1              | 0              | ×               | 0                          |
| 1     | 0              | 1              | 0              | 1              | 0              | 1              | 1              | ×               | 0                          |
| 1     | 0              | 1              | 1              | 1              | 1              | 0              | 0              | ×               | 0                          |
| 1     | 1              | 0              | 0              | 1              | 1              | 0              | 1              | X               | 0                          |
| 1     | 1              | 0              | 1              | 1              | 1              | 1              | 0              | X               | 0                          |
| 1     | 1              | 1              | 0              | 1              | 1              | 1              | 1              | X               | 0                          |
| 1     | 1              | 1              | 1              | 0              | 0              | 0              | 0              | ×               | 1                          |



| Х | Х | Χ | Χ |
|---|---|---|---|
| Х | Х | Х | Х |
|   |   | 1 |   |

 $K_{Q3} = Q_0 Q_1 Q_2$ 

J-K Flip Flop Design of a Binary Up Counter (cont.)

| Flip-flo        | F               |                | Next<br>state  |                | Present state  |                |                |                |                |
|-----------------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| K <sub>Q2</sub> | J <sub>Q2</sub> | $\mathbf{Q}_0$ | Q <sub>1</sub> | $\mathbf{Q}_2$ | $\mathbf{Q}_3$ | $\mathbf{Q}_0$ | Q <sub>1</sub> | $\mathbf{Q}_2$ | $\mathbf{Q}_3$ |
| X               | 0               | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| ×               | 0               | 0              | 1              | 0              | 0              | 1              | 0              | 0              | 0              |
| X               | 0               | 1              | 1              | 0              | 0              | 0              | 1              | 0              | 0              |
| X               | 1               | 0              | 0              | 1              | 0              | 1              | 1              | 0              | 0              |
| 0               | X               | 1              | 0              | 1              | 0              | 0              | 0              | 1              | 0              |
| 0               | X               | 0              | 1              | 1              | 0              | 1              | 0              | 1              | 0              |
| 0               | X               | 1              | 1              | 1              | 0              | 0              | 1              | 1              | 0              |
| 1               | ×               | 0              | 0              | 0              | 1              | 1              | 1              | 1              | 0              |
| X               | 0               | 1              | 0              | 0              | 1              | 0              | 0              | 0              | 1              |
| X               | 0               | 0              | 1              | 0              | 1              | 1              | 0              | 0              | 1              |
| X               | 0               | 1              | 1              | 0              | 1              | 0              | 1              | 0              | 1              |
| ×               | 1               | 0              | 0              | 1              | 1              | 1              | 1              | 0              | 1              |
| 0               | ×               | 1              | 0              | 1              | 1              | 0              | 0              | 1              | 1              |
| 0               | X               | 0              | 1              | 1              | 1              | 1              | 0              | 1              | 1              |
| 0               | X               | 1              | 1              | 1              | 1              | 0              | 1              | 1              | 1              |
| 1               | X               | 0              | 0              | 0              | 0              | 1              | 1              | 1              | 1              |

|   |   | 1 |   |
|---|---|---|---|
| Х | Х | Х | Х |
| Χ | Х | Х | Х |
|   |   | 1 |   |

| 949             |   | ~     | ~     |
|-----------------|---|-------|-------|
| J <sub>Q2</sub> | = | $Q_0$ | $Q_1$ |

| Х | Х | Х | Х |
|---|---|---|---|
|   |   | 1 |   |
|   |   | 1 |   |
| Х | Χ | Χ | Χ |

$$K_{Q2} = Q_0Q_1$$

J-K Flip Flop Design of a Binary Up Counter (cont.)

|                |                | esent<br>state |                | Next<br>state  |                |                |                | p inpu      | p inputs        |  |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------|-----------------|--|
| $\mathbf{Q}_3$ | $\mathbf{Q}_2$ | $\mathbf{Q}_1$ | $\mathbf{Q}_0$ | $\mathbf{Q}_3$ | $\mathbf{Q}_2$ | $\mathbf{Q}_1$ | $\mathbf{Q}_0$ | <b>J</b> Q1 | K <sub>Q1</sub> |  |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0           | X               |  |
| 0              | 0              | 0              | 1              | 0              | 0              | 1              | 0              | 1           | Х               |  |
| 0              | 0              | 1              | 0              | 0              | 0              | 1              | 1              | X           | 0               |  |
| 0              | 0              | 1              | 1              | 0              | 1              | 0              | 0              | X           | 1               |  |
| 0              | 1              | 0              | 0              | 0              | 1              | 0              | 1              | 0           | X               |  |
| 0              | 1              | 0              | 1              | 0              | 1              | 1              | 0              | 1           | ×               |  |
| 0              | 1              | 1              | 0              | 0              | 1              | 1              | 1              | X           | 0               |  |
| 0              | 1              | 1              | 1              | 1              | 0              | 0              | 0              | ×           | 1               |  |
| 1              | 0              | 0              | 0              | 1              | 0              | 0              | 1              | 0           | X               |  |
| 1              | 0              | 0              | 1              | 1              | 0              | 1              | 0              | 1           | X               |  |
| 1              | 0              | 1              | 0              | 1              | 0              | 1              | 1              | X           | 0               |  |
| 1              | 0              | 1              | 1              | 1              | 1              | 0              | 0              | ×           | 1               |  |
| 1              | 1              | 0              | 0              | 1              | 1              | 0              | 1              | 0           | X               |  |
| 1              | 1              | 0              | 1              | 1              | 1              | 1              | 0              | 1           | X               |  |
| 1              | 1              | 1              | 0              | 1              | 1              | 1              | 1              | X           | 0               |  |
| 1              | 1              | 1              | 1              | 0              | 0              | 0              | 0              | X           | 1               |  |

| 1 | Х | Х |
|---|---|---|
| 1 | Х | Х |
| 1 | Х | Х |
| 1 | х | Х |

| - 1 |    |   | 0 |   |
|-----|----|---|---|---|
| U   | 71 | = | w | n |

| X | X | 1 |  |
|---|---|---|--|
| X | Х | 1 |  |
| Х | Х | 1 |  |
| Χ | X | 1 |  |

$$K_{Q1} = Q_0$$

J-K Flip Flop Design of a Binary Up Counter (cont.)



Example: 3-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J, K inputs).



### J-K Flip Flop Design of a Binary Up Counter with EN and CO



EN = enable control signal, when 0 counter remains in the same state, when 1 it counts

CO = carry output signal, used to extend the counter to more stages

$$\begin{split} J_{Q0} &= 1 \cdot EN \\ K_{Q0} &= 1 \cdot EN \\ J_{Q1} &= Q_0 \cdot EN \\ K_{Q1} &= Q_0 \cdot EN \\ J_{Q2} &= Q_0 Q_1 \cdot EN \\ K_{Q2} &= Q_0 Q_1 \cdot EN \\ J_{Q3} &= Q_0 Q_1 Q_2 \cdot EN \\ K_{Q3} &= Q_0 Q_1 Q_2 \cdot EN \\ C0 &= Q_0 Q_1 Q_2 Q_3 \cdot EN \end{split}$$

(a) Logic diagram

### Counter

#### A four-bit synchronous "up" counter





#### Module II (10 Hours)

Sequential circuit - Clocking, Flip flops - SR – JK- D -T flip flops, Counters - Synchronous and asynchronous counters - UP/DOWN counters, Registers - Serial in serial out - Serial in parallel out - Parallel in serial out - Parallel in parallel out registers

## Introduction: Registers

- An *n*-bit register has a group of *n* flip-flops and some logic gates and is capable of storing *n* bits of information.
- The flip-flops store the information while the gates control when and how new information is transferred into the register.
- Some functions of register:
  - retrieve data from register
  - store/load new data into register (serial or parallel)
  - shift the data within register (left or right)

## Simple Registers

- No external gates.
- Example: A 4-bit register. A new 4-bit data is loaded every clock cycle.



## Registers With Parallel Load

- Instead of loading the register at every clock pulse, we may want to control when to load.
- Loading a register: transfer new information into the register. Requires a load control input.
- Parallel loading: all bits are loaded simultaneously.

# Using Registers to implement Sequential Circuits

 A sequential circuit may consist of a register (memory) and a combinational circuit.



The external inputs and present states of the register determine the next states of the register and the external outputs, through the combinational circuit.

## **Shift Registers**

- Another function of a register, besides storage, is to provide for data movements.
- Each stage (flip-flop) in a shift register represents one bit of storage, and the shifting capability of a register permits the movement of data from stage to stage within the register, or into or out of the register upon application of clock pulses.

## **Shift Registers**

 Basic data movement in shift registers (four bits are used for illustration).



# **Shift Register**



## Serial In/Serial Out Shift Registers

 Accepts data serially – one bit at a time – and also produces output serially.



Serial In / Serial Out Data In Data Out Left-to-Right

## Serial In/Serial Out Shift Registers

 Application: Serial transfer of data from one register to another.



## Serial In/Serial Out Shift Registers

Serial-transfer example.

| Timing Pulse         | Shift register A |     |    |          | Shift register <i>B</i> |    |          |          | Serial output of B |
|----------------------|------------------|-----|----|----------|-------------------------|----|----------|----------|--------------------|
| Initial value        | (1,              | 0、  | 1、 | 1        | 0、                      | 0、 | <u> </u> | 0        | 0                  |
| After T <sub>1</sub> | 1                | 1 1 | 0  | <b>1</b> | 1                       | 0  | 0        | <b>1</b> | 1                  |
| After T <sub>2</sub> | 1                | 1   | 1  | 0        | 1                       | 1  | 0        | 0        | 0                  |
| After T <sub>3</sub> | 0                | 1   | 1  | 1        | 0                       | 1  | 1        | 0        | 0                  |
| After T <sub>4</sub> | 1                | 0   | 1  | 1        | 1                       | 0  | 1        | 1        | 1                  |



#### Serial-in/Serial out Shift Register

Shift registers are available in IC form or can be constructed from discrete flip-flops as is shown here with a five-bit serial-in serial-out register.

Each clock pulse will move an input bit to the next flip-flop. For example, a 1 is shown as it moves across.





#### Basic System Functions

One type of storage function is the shift register, that moves and stores data each time it is clocked.



## Serial In/Parallel Out Shift Registers

- Accepts data serially.
- Outputs of all stages are available simultaneously.







## Parallel In/Serial Out Shift Registers

Bits are entered simultaneously, but output is serial.



## Parallel In/Parallel Out Shift Registers

Simultaneous input and output of all data bits.



## **Shift Register Counters**

- Shift register counter: a shift register with the serial output connected back to the serial input.
- They are classified as counters because they give a specified sequence of states.
- Two common types: the Johnson counter and the Ring counter.

## **Ring Counters**

- One flip-flop (stage) for each state in the sequence.
- The output of the last stage is connected to the D input of the first stage.
- An *n*-bit ring counter cycles through *n* states.
- No decoding gates are required, as there is an output that corresponds to every state the counter is in.

## **Ring Counters**

Example: A 6-bit (MOD-6) ring counter.



## **Johnson Counters**

- The complement of the output of the last stage is connected back to the D input of the first stage.
- Also called the twisted-ring counter.
- Require fewer flip-flops than ring counters but more flip-flops than binary counters.
- An n-bit Johnson counter cycles through 2n states.
- Require more decoding circuitry than ring counter but less than binary counters.

### **Johnson Counters**

Example: A 4-bit (MOD-8) Johnson counter.



| Clock     | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ |
|-----------|-------|-------|-------|-------|
| <b>→0</b> | 0     | 0     | 0     | 0     |
| 1         | 1     | 0     | 0     | 0     |
| 2         | 1     | 1     | 0     | 0     |
| 3         | 1     | 1     | 1     | 0     |
| 4         | 1     | 1     | 1     | 1     |
| 5         | 0     | 1     | 1     | 1     |
| 6         | 0     | 0     | 1     | 1     |
| <u>7</u>  | 0     | 0     | 0     | 1     |

